|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
HM5216808C Series HM5216408C Series 1,048,576-word x 8-bit x 2-bank Synchronous Dynamic RAM (SSTL-3) 2,097,152-word x 4-bit x 2-bank Synchronous Dynamic RAM (SSTL-3) ADE-203-617 (Z) Preliminary Rev. 0.0 Jul. 10, 1996 Description All inputs and outputs are referred to the rising edge of the clock input. The HM5216808C Series, HM5216408C Series are compatible with SSTL-3 (Stub Serires-Terminated Transceiver Logic for 3.3 V) Class II. Features * * * * * * * * 3.3V Power supply Clock frequency: 125 MHz/100 MHz/83 MHz (max) SSTL interface Single pulsed RAS 2 Banks can operates simultaneously and independently Burst read/write operation and burst read/single write operation capability Programmable burst length: 2/4/8 2 variations of burst sequence Sequential (BL = 2/4/8) Interleave (BL = 2/4/8) Programmable CAS latency: 2/3 Refresh cycles: 4096 refresh cycles/64 ms 2 variations of refresh Auto refresh Self refresh * * * Preliminary:The specification of this device are subject to change without notice. Please contact your nearest Hitachi's Sales Dept. regarding specification. HM5216808C Series, HM5216408C Series Ordering Information Type No. HM5216808CTT-80 HM5216808CTT-10 HM5216808CTT-12 HM5216408CTT-80 HM5216408CTT-10 HM5216408CTT-12 Frequency 125 MHz 100 MHz 83 MHz 125 MHz 100 MHz 83 MHz Package 400-mil 44-pin plasticTSOP II (TTP-44DE) 2 HM5216808C Series, HM5216408C Series Pin Arrangement HM5216808CTT Series HM5216408CTT Series V CC I/O0 VSS Q I/O1 VCCQ I/O2 VSS Q I/O3 VCCQ NC NC WE CAS RAS CS A11 A10 A0 A1 A2 A3 V CC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 (Top view) 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 VSS I/O7 V SSQ I/O6 V CCQ I/O5 V SSQ I/O4 VCCQ VREF NC DQM CLK CKE NC A9 A8 A7 A6 A5 A4 V SS V CC NC VSS Q I/O0 VCCQ NC VSS Q I/O1 VCCQ NC NC WE CAS RAS CS A11 A10 A0 A1 A2 A3 V CC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 VSS NC V SSQ I/O3 V CCQ NC V SSQ I/O2 VCCQ V REF NC DQM CLK CKE NC A9 A8 A7 A6 A5 A4 V SS (Top view) 3 HM5216808C Series, HM5216408C Series Pin Description (HM5216808C Series) Pin name A0 to A11 Function Address input Row address Column address Bank select address I/O0 to I/O7 CS RAS CAS WE DQM CLK CKE VCC VSS VCCQ VSS Q VREF NC Data-input/output Chip select Row address strobe command Column address strobe command Write enable command Input/output mask Clock input Clock enable Power for internal circuit Ground for internal circuit Power for I/O pin Ground for I/O pin Reference voltage No connection A0 to A10 A0 to A8 A11 4 HM5216808C Series, HM5216408C Series Pin Description (HM5216408C Series) Pin name A0 to A11 Function Address input Row address Column address Bank select address I/O0 to I/O3 CS RAS CAS WE DQM CLK CKE VCC VSS VCCQ VSS Q VREF NC Data-input/output Chip select Row address strobe command Column address strobe command Write enable command Input/output mask Clock input Clock enable Power for internal circuit Ground for internal circuit Power for I/O pin Ground for I/O pin Reference voltage No connection A0 to A10 A0 to A9 A11 5 HM5216808C Series, HM5216408C Series Block Diagram (HM5216808C Series) A0 - A11 A0 - A8 A0 - A11 Column address counter Column address buffer Row address buffer Refresh counter Row decoder Row decoder Sense amplifier & I/O bus Memory array Column decoder Sense amplifier & I/O bus Memory array Column decoder Bank 0 2048 row X 512 column X 8 bit Bank 1 2048 row X 512 column X 8 bit Input buffer Output buffer Control logic & timing generator I/O0 - I/O7 V REF DQM RAS CKE CAS CLK WE CS 6 HM5216808C Series, HM5216408C Series Block Diagram (HM5216408C Series) A0 - A11 A0 - A9 A0 - A11 Column address counter Column address buffer Row address buffer Refresh counter Row decoder Row decoder Sense amplifier & I/O bus Memory array Column decoder Sense amplifier & I/O bus Memory array Column decoder Bank 0 2048 row X 1024 column X 4 bit Bank 1 2048 row X 1024 column X 4 bit Input buffer Output buffer Control logic & timing generator I/O0 - I/O3 V REF DQM RAS CKE CAS CLK WE CS 7 HM5216808C Series, HM5216408C Series Pin Functions CLK (input pin): CLK is the master clock input to this pin. The other input signals are referred at CLK rising edge. CS (input pin): When CS is Low, the command input cycle becomes valid. When CS is High, all inputs are ignored. However, internal operations (bank active, burst operations, etc.) are held. RAS, CAS, and WE (input pins): Although these pin names are the same as those of conventional DRAMs, they function in a different way. These pins define operation commands (read, write, etc.) depending on the combination of their voltage levels. For details, refer to the command operation section. A0 to A10 (input pins): Row address (AX0 to AX10) is determined by A0 to A10 level at the bank active command cycle CLK rising edge. Column address (AY0 to AY8; HM5216808C Series, AY0 to AY9; HM5216408C Series) is determined by A0 to A8 or A9 (A8; HM5216808C Series, A9; HM5216408C Series) level at the read or write command cycle CLK rising edge. And this column address becomes burst access start address. A10 defines the precharge mode. When A10 = High at the precharge command cycle, both banks are precharged. But when A10 = Low at the precharge command cycle, only the bank that is selected by A11(BS) is precharged. A11 (input pin): A11 is a bank select signal (BS). The memory array of the HM5216808C Series, the HM5216408C Series is divided into bank 0 and bank 1. HM5216808C Series contain 2048 row x 512 column x 8 bits. HM5216408C Series contain 2048 row x 1024 column x 4 bits. If A11 is Low, bank 0 is selected, and if A11 is High, bank 1 is selected. CKE (input pin): This pin determines whether or not the next CLK is valid. If CKE is High, the next CLK rising edge is valid. If CKE is Low, the next CLK rising edge is invalid. This pin is used for powerdown and clock suspend modes. DQM (input pins): DQM controls input/output buffers. Read operation: If DQM is High, the output buffer becomes High-Z. If the DQM is Low, the output buffer becomes Low-Z. Write operation: If DQM is High, the previous data is held (the new data is not written). If DQM is Low, the data is written. I/O0 to I/O7 (I/O pins): Data is input to and output from these pins. These pins are the same as those of a conventional DRAM. VCC and VCCQ (power supply pins): 3.3 V is applied. (VCC is for the internal circuit and V CCQ is for the output buffer.) VSS and VSSQ (power supply pins): Ground is connected. (VSS is for the internal circuit and VSS Q is for the output buffer.) VREF (input pin): VREF is reference voltage for input buffers. 8 HM5216808C Series, HM5216408C Series Command Operation Command Truth Table The synchronous DRAM recognizes the following commands specified by the CS, RAS, CAS, WE and address pins. CKE Function Ignore command No operation Column address and read command Read with auto-precharge Column address and write command Write with auto-precharge Row address strobe and bank act. Precharge select bank Precharge all bank Refresh Mode register set Symbol DESL NOP READ READ A WRIT WRIT A ACTV PRE PALL n-1 n H H H H H H H H H x x x x x x x x x V x CS H L L L L L L L L L L RAS x H H H H H L L L L L CAS WE x H L L L L H H H L L x H H H L L H L L H L A11 x x V V V V V V x x V A10 x x L H L H V L H x V A0 to A9 x x V V V V V x x x V REF/SELF H MRS H Note: H: V IH. L: V IL. x: VIH or VIL. V: Valid address input Ignore command [DESL]: When this command is set (CS is High), the synchronous DRAM ignore command input at the clock. However, the internal status is held. No operation [NOP]: This command is not an execution command. However, the internal operations continue. Column address strobe and read command [READ]: This command starts a read operation. In addition, the start address of burst read is determined by the column address (AY0 to AY8; HM5216808C Series, AY0 to AY9; HM5216408C Series) and the bank select address (BS). After the read operation, the output buffer becomes High-Z. Read with auto-precharge [READ A]: This command automatically performs a precharge operation after a burst read with a burst length of 2, 4, or 8. Column address strobe and write command [WRIT]: This command starts a write operation. When the burst write mode is selected, the column address (AY0 to AY8; HM5216808C Series, AY0 to AY9; HM5216408C Series) and the bank select address (A11) become the burst write start address. When the single write mode is selected, data is only written to the location specified by the column address (AY0 to 9 HM5216808C Series, HM5216408C Series AY8; HM5216808C Series, AY0 to AY9; HM5216408C Series) and the bank select address (A11). Write with auto-precharge [WRIT A]: This command automatically performs a precharge operation after a burst write with a length of 2, 4, or 8, or after a single write operation. Row address strobe and bank activate [ACTV]: This command activates the bank that is selected by A11 (BS) and determines the row address (AX0 to AX10). When A11 is Low, bank 0 is activated. When A11 is High, bank 1 is activated. Precharge selected bank [PRE]: This command starts precharge operation for the bank selected by A11. If A11 is Low, bank 0 is selected. If A11 is High, bank 1 is selected. Precharge all banks [PALL]: This command starts a precharge operation for all banks. Refresh [REF/SELF]: This command starts the refresh operation. There are two types of refresh operation, the one is auto-refresh, and the other is self-refresh. For details, refer to the CKE truth table section. Mode register set [MRS]: Synchronous DRAM has a mode register that defines how it operates. The mode register is specified by the address pins (A0 to A11) at the mode register set cycle. For details, refer to the mode register configuration. After power on, the contents of the mode register are undefined, execute the mode register set command to set up the mode register. DQM Truth Table CKE Function Write enable/output enable Write inhibit/output disable Note: H: VIH. L: V IL. x: VIH or VIL. Symbol ENB MASK n-1 H H n x x DQM L H The HM5216808C series, HM5216408C Series can mask input/output data by means of DQM. During reading, the output buffer is set to Low-Z by setting DQM to Low, enabling data output. On the other hand, when DQM is set to High, the output buffer becomes High-Z, disabling data output. During writing, data is written by setting DQM to Low. When DQM is set to High, the previous data is held (the new data is not written). Desired data can be masked during burst read or burst write by setting DQM. For details, refer to the DQM control section of the HM5216808C Series, HM5216408C Series operating instructions. 10 HM5216808C Series, HM5216408C Series CKE Truth Table CKE Current state Active Any Function Clock suspend mode entry Clock suspend n-1 n H L L H H H H Self refresh Self refresh exit SELFX L L Power down Power down exi L L Note: H: VIH. L: V IL. x: VIH or VIL. L L H H L L L H H H H CS H x x L L L H L H L H RAS x x x L L H x H x H x CAS x x x L L H x H x H x WE x x x H H H x H x H x Address x x x x x x x x x x x Clock suspend Clock suspend mode exit Idle Idle Idle Auto-refresh command REF Self-refresh entry Power down entry SELF Clock suspend mode entry: The synchronous DRAM enters clock suspend mode from active mode by setting CKE to Low. The clock suspend mode changes depending on the current status (1 clock before) as shown below. ACTIVE clock suspend: This suspend mode ignores inputs after the next clock by internally maintaining the bank active status. READ suspend and READ A suspend: The data being output is held (and continues to be output). WRITE suspend and WRIT A suspend: In this mode, external signals are not accepted. However, the internal state is held. Clock suspend: During clock suspend mode, keep the CKL to Low. Clock suspend mode exit: The synchronous DRAM exits from clock suspend mode by setting CKE to High during the clock suspend state. IDLE: In this state, all banks are not selected, and completed precharge operation. Self-refresh entry [SELF]: When this command is input during the IDLE state, the synchronous DRAM starts self-refresh operation. After the execution of this command, self-refresh continues while CKE is Low. Since self-refresh is performed internally and automatically, external refresh operations are unnecessary. Power down mode entry: When this command is executed during the IDLE state, the synchronous DRAM enters power down mode. In power down mode, power consumption is suppressed by cutting off the initial input circuit. 11 HM5216808C Series, HM5216408C Series Self-refresh exit: When this command is executed during self-refresh mode, the synchronous DRAM can exit from self-refresh mode. After exiting from self-refresh mode, the synchronous DRAM enters the IDLE state. Power down exit: When this command is executed at the power down mode, the synchronous DRAM can exit from power down mode. After exiting from power down mode, the synchronous DRAM enters the IDLE state. Function Truth Table The following table shows the operations that are performed when each command is issued in each mode of the synchronous DRAM. Current state CS Precharge H L L L L L L L Idle H L L L L L L L Row active H L L L L L L L RAS CAS WE x H H H L L L L x H H H L L L L x H H H L L L L x H L L H H L L x H L L H H L L x H L L H H L L x H H L H L H L x H H L H L H L x H H L H L H L Address x x BA, CA, A10 BA, CA, A10 BA, RA BA, A10 x MODE x x BA, CA, A10 BA, CA, A10 BA, RA BA, A10 x MODE x x BA, CA, A10 BA, CA, A10 BA, RA BA, A10 x MODE Command DESL NOP READ/READ A WRIT/WRIT A ACTV PRE, PALL REF, SELF MRS DESL NOP READ/READ A WRIT/WRIT A ACTV PRE, PALL REF, SELF MRS DESL NOP READ/READ A WRIT/WRIT A ACTV PRE, PALL REF, SELF MRS Operation Enter IDLE after t RP Enter IDLE after t RP ILLEGAL ILLEGAL ILLEGAL NOP ILLEGAL ILLEGAL NOP NOP ILLEGAL ILLEGAL Bank and row active NOP Refresh Mode register set NOP NOP Begin read Begin write Other bank active ILLEGAL on same bank* 3 Precharge ILLEGAL ILLEGAL 12 HM5216808C Series, HM5216408C Series Current state CS Read H L L L L L L L Read with autoprecharge H RAS CAS WE x H H H L L L L x x H L L H H L L x x H H L H L H L x Address x x BA, CA, A10 BA, CA, A10 BA, RA BA, A10 x MODE x Command DESL NOP READ/READ A WRIT/WRIT A ACTV PRE, PALL REF, SELF MRS DESL Operation Continue burst to end Continue burst to end Continue burst read to CAS latency and New read Term burst read/start write Other bank active ILLEGAL on same bank* 3 Term burst read and Precharge ILLEGAL ILLEGAL Continue burst to end and precharge Continue burst to end and precharge ILLEGAL ILLEGAL Other bank active ILLEGAL on same bank*3 ILLEGAL ILLEGAL ILLEGAL Continue burst to end Continue burst to end Term burst and New read Term burst and New write Other bank active ILLEGAL on same bank* 3 Term burst write and Precharge*2 ILLEGAL ILLEGAL L L L L L L L Write H L L L L L L L H H H L L L L x H H H L L L L H L L H H L L x H L L H H L L H H L H L H L x H H L H L H L x BA, CA, A10 BA, CA, A10 BA, RA BA, A10 x MODE x x BA, CA, A10 BA, CA, A10 BA, RA BA, A10 x MODE NOP READ/READ A WRIT/WRIT A ACTV PRE, PALL REF, SELF MRS DESL NOP READ/READ A WRIT/WRIT A ACTV PRE, PALL REF, SELF MRS 13 HM5216808C Series, HM5216408C Series Current state CS Write with autoprecharge H RAS CAS WE x x x Address x Command DESL Operation Continue burst to end and precharge Continue burst to end and precharge ILLEGAL ILLEGAL Other bank active ILLEGAL on same bank*3 ILLEGAL ILLEGAL ILLEGAL Enter IDLE after t RC Enter IDLE after t RC ILLEGAL ILLEGAL ILLEGAL ILLEGAL ILLEGAL ILLEGAL L L L L L L L Refresh (auto- H refresh) L L L L L L L H H H L L L L x H H H L L L L H L L H H L L x H L L H H L L H H L H L H L x H H L H L H L x BA, CA, A10 BA, CA, A10 BA, RA BA, A10 x MODE x x BA, CA, A10 BA, CA, A10 BA, RA BA, A10 x MODE NOP READ/READ A WRIT/WRIT A ACTV PRE, PALL REF, SELF MRS DESL NOP READ/READ A WRIT/WRIT A ACTV PRE, PALL REF, SELF MRS Notes: 1. H: VIH. L: V IL. x: VIH or VIL. The other combinations are inhibit. 2. An interval of t RWL is required between the final valid data input and the precharge command. 3. If tRRD is not satisfied, this operation is illegal. From [PRECHARGE] To [DESL], [NOP]: When these commands are executed, the synchronous DRAM enters the IDLE state after t RP has elapsed from the completion of precharge. From [IDLE] To [DESL], [NOP], [PRE] or [PALL]: These commands result in no operation. To [ACTV]: The bank specified by the address pins and the ROW address is activated. To [REF], [SELF]: The synchronous DRAM enters refresh mode (auto-refresh or self-refresh). To [MRS]: The synchronous DRAM enters the mode register set cycle. 14 HM5216808C Series, HM5216408C Series From [ROW ACTIVE] To [DESL], [NOP]: These commands result in no operation. To [READ], [READ A]: A read operation starts. (However, an interval of tRCD is required.) To [WRIT], [WRIT A]: A write operation starts. (However, an interval of tRCD is required.) To [ACTV]: This command makes the other bank active. (However, an interval of tRRD is required.) Attempting to make the currently active bank active results in an illegal command. To [PRE], [PALL]: These commands set the synchronous DRAM to precharge mode. (However, an interval of t RAS is required.) From [READ] To [DESL], [NOP]: These commands continue read operations until the burst operation is completed. To [READ], [READ A]: Data output by the previous read command continues to be output. After CAS latency, the data output resulting from the next command will start. To [WRIT], [WRIT A]: These commands stop a burst read, and start a write cycle. To [ACTV]: This command makes other banks bank active. (However, an interval of tRRD is required.) Attempting to make the currently active bank active results in an illegal command. To [PRE], [PALL]: These commands stop a burst read, and the synchronous DRAM enters precharge mode. From [READ with AUTO-PRECHARGE] To [DESL], [NOP]: These commands continue read operations until the burst operation is completed, and the synchronous DRAM then enters precharge mode. To [ACTV]: This command makes other banks bank active. (However, an interval of tRRD is required.) Attempting to make the currently active bank active results in an illegal command. 15 HM5216808C Series, HM5216408C Series From [WRITE] To [DESL], [NOP]: These commands continue write operations until the burst operation is completed. To [READ], [READ A]: These commands stop a burst and start a read cycle. To [WRIT], [WRIT A]: These commands stop a burst and start the next write cycle. To [ACTV]: This command makes the other bank active. (However, an interval of tRRD is required.) Attempting to make the currently active bank active results in an illegal command. To [PRE], [PALL]: These commands stop burst write and the synchronous DRAM then enters precharge mode. From [WRITE with AUTO-PRECHARGE] To [DESL], [NOP]: These commands continue write operations until the burst is completed, and the synchronous DRAM enters precharge mode. To [ACTV]: This command makes the other bank active. (However, an interval of t RC is required.) Attempting to make the currently active bank active results in an illegal command. From [REFRESH] To [DESL], [NOP]: After an auto-refresh cycle (after tRC), the synchronous DRAM automatically enters the IDLE state. 16 HM5216808C Series, HM5216408C Series Simplified State Diagram SELF REFRESH SR ENTRY SR EXIT MODE REGISTER SET MRS IDLE REFRESH *1 AUTO REFRESH CKE CKE_ IDLE POWER DOWN ACTIVE CLOCK SUSPEND CKE_ CKE ACTIVE ROW ACTIVE WRITE Write WRITE SUSPEND CKE_ WRITE CKE WRITE WITH AP CKE_ WRITEA SUSPEND WRITEA CKE PRECHARGE READ WITH AP WRITE WITH AP READ READ WITH AP WRITE READ Read CKE_ READ CKE READ WITH AP CKE_ READA CKE PRECHARGE READA SUSPEND READ SUSPEND WRITE WITH AP PRECHARGE POWER APPLIED POWER ON PRECHARGE PRECHARGE Automatic transition after completion of command. Transition resulting from command input. Note: 1. After the auto-refresh operation, precharge operaaation is performed automatically and enter the IDLE state. 17 HM5216808C Series, HM5216408C Series Mode Register Configuration The mode register is set by the input to the address pins (A0 to A11) during mode register set cycles. The mode register consists of five sections, each of which is assigned to address pins. A11, A10, A9, A8 (OPCODE): The synchronous DRAM has two types of write modes. One is the burst write mode, and the other is the single write mode. These bits specify write mode. Burst read and BURST WRITE: Burst write is performed for the specified burst length starting from the column address specified in the write cycle. Burst read and SINGLE WRITE: Data is only written to the column address specified during the write cycle, regardless of the burst length. A7: Keep this bit Low at the mode register set cycle. A6, A5, A4 (LMODE): These pins specify the CAS latency. A3 (BT): A burst type is specified. A2, A1, A0 (BL): These pins specify the burst length. A11 A10 A9 A8 A7 0 A6 A5 A4 A3 BT A2 A1 BL A0 OPCODE LMODE A6 A5 A4 CAS Latency 0 0 0 0 1 0 0 1 1 X 0 1 0 1 X R R 2 3 R A3 Burst Type 0 Sequential 1 Interleave A2 A1 A0 0 0 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 Burst Length BT=0 R 2 4 8 R R R R BT=1 R 2 4 8 R R R R A11 A10 0 X X X 0 X X X A9 A8 0 0 1 1 0 1 1 Write mode Burst read and burst write R R 0 Burst read and SINGLE WRITE R is Reserved (inhibit) X: 0 or 1 18 HM5216808C Series, HM5216408C Series Burst Sequence Burst length = 2 Starting Ad. Addressing(decimal) A0 0 1 Sequence 0, 1, 1, 0, Interleave 0, 1, 1, 0, Burst length = 4 Starting Ad. Addressing(decimal) A1 0 0 1 1 Burst length = 8 Starting Ad. A2 0 0 0 0 1 1 1 1 A1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 Addressing(decimal) Interleave 0, 1, 2, 3, 4, 5, 6, 7, 1, 0, 3, 2, 5, 4, 7, 6, 2, 3, 0, 1, 6, 7, 4, 5, 3, 2, 1, 0, 7, 6, 5, 4, 4, 5, 6, 7, 0, 1, 2, 3, 5, 4, 7, 6, 1, 0, 3, 2, 6, 7, 4, 5, 2, 3, 0, 1, 7, 6, 5, 4, 3, 2, 1, 0, 0, 1, 2, 3, 4, 5, 6, 7, 1, 2, 3, 4, 5, 6, 7, 0, 2, 3, 4, 5, 6, 7, 0, 1, 3, 4, 5, 6, 7, 0, 1, 2, 4, 5, 6, 7, 0, 1, 2, 3, 5, 6, 7, 0, 1, 2, 3, 4, 6, 7, 0, 1, 2, 3, 4, 5, 7, 0, 1, 2, 3, 4, 5, 6, A0 Sequence A0 0 1 0 1 Sequence 0, 1, 2, 3, 1, 2, 3, 0, 2, 3, 0, 1, 3, 0, 1, 2, Interleave 0, 1, 2, 3, 1, 0, 3, 2, 2, 3, 0, 1, 3, 2, 1, 0, 19 HM5216808C Series, HM5216408C Series Operation of HM5216808C Series, HM5216408C Series Read/Write Operations Bank active: Before executing a read or write operation, the corresponding bank and the row address must be activated by the bank active (ACTV) command. Either bank 0 or bank 1 is activated according to the status of the A11 pin, and the row address (AX0 to AX10) is activated by the A0 to A10 pins at the bank active command cycle. An interval of tRCD is required between the bank active command input and the following read/write command input. Read operation: A read operation starts when a read command is input. Output buffer becomes Low-Z in the (CAS Latency - 1) cycle after read command set. HM5216808C series, HM5216408C series can perform a burst read operation. The burst length can be set to 2, 4 or 8. The start address for a burst read is specified by the column address (AY0 to AY8; HM5216808C Series, AY0 to AY9; HM5216408C Series) and the bank select address (A11) at the read command set cycle. In a read operation, data output starts after the number of cycles specified by the CAS Latency. The CAS Latency can be set to 2 or 3. When the burst length is 2, 4, or 8, the Dout buffer automatically becomes High-Z at the next cycle after the successive burst-length data has been output. The CAS latency and burst length must be specified at the mode register. CAS Latency CLK t RCD Command ACTV READ Address Row Column CL = 2 Dout CL = 3 out 0 out 1 out 0 out 2 out 1 out 3 out 2 out 3 CL:CAS latency Burst length = 4 20 HM5216808C Series, HM5216408C Series Burst Length CLK t RCD Command Address ACTV READ Row Column out 0 out 1 BL = 2 Dout out 0 out 1 out 2 out 3 BL = 4 out 0 out 1 out 2 out 3 out 4 out 5 out 6 out 7 BL = 8 BL : Burst Length CAS Latency = 2 Write operation: Burst write or single write mode is selected by the OPCODE (A11, A10, A9, A8) of the mode register. Burst write: A burst write operation is enabled by setting OPCODE (A9, A8) to (0, 0). A burst write starts in the same cycle as a write command set. (The latency of data input is 0.) The burst length can be set to 2, 4 or 8, like burst read operations. The write start address is specified by the column address (AY0 to AY8; HM5216808C Series, AY0 to AY9; HM5216408C Series) and the bank select address (A9) at the write command set cycle. CLK t RCD Command Address ACTV WRIT Row Column in 0 in 1 in 1 in 1 in 2 in 2 in 3 in 3 in 4 in 5 in 6 in 7 BL = 2 Din in 0 BL = 4 in 0 BL = 8 CAS Latency = 2, 3 21 HM5216808C Series, HM5216408C Series Single write: A single write operation is enabled by setting OPCODE (A9, A8) to (1, 0). In a single write operation, data is only written to the column address (AY0 to AY8; HM5216808C Series, AY0 to AY9; HM5216408C Series) and the bank select address (A11) specified by the write command set cycle without regard to the burst length setting. (The latency of data input is 0). CLK t RCD Command ACTV WRIT Address Din Row Column in 0 CAS latency = 2, 3 Burst length = 2, 4, 8 Auto-precharge Read with auto-precharge: In this operation, since precharge is automatically performed after completing a read operation, a precharge command need not be executed after each read operation. The command executed for the same bank after the execution of this command must be the bank active (ACTV) command. In addition, an interval defined by lAPR is required before execution of the next command. CAS latency 3 2 Precharge start cycle 2 cycle before the final data is output 1 cycle before the final data is output CLK CL=2 Command READ ACTV out0 out1 out2 out3 lAPR Dout CL=3 Command READ ACTV out0 out1 out2 out3 lAPR Dout Note: Internal auto-precharge starts at the timing indicated by " ". AT CLK = 50 MHz (IAPR changes depending on the operating frequency). 22 HM5216808C Series, HM5216408C Series Write with auto-precharge: In this operation, since precharge is automatically performed after completing a burst write or single write operation, a precharge command need not be executed after each write operation. The command executed for the same bank after the execution of this command must be the bank active (ACTV) command. In addition, an interval of lAPW is required between the final valid data input and input of the next command. Burst Write (Burst Length = 4) CLK Command WRIT ACTV I/O(input) in0 in1 in2 in3 lAPW Single Write CLK Command WRIT ACTV I/O(input) in lAPW 23 HM5216808C Series, HM5216408C Series Command Intervals Read command to Read command interval Same bank, same ROW address: When another read command is executed at the same ROW address of the same bank as the preceding read command execution, the second read can be performed after an interval of no less than 1 cycle. Even when the first command is a burst read that is not yet finished, the data read by the second command will be valid. READ to READ Command Interval (same ROW address in same bank) CLK Command Address (A0-A10) BS(A11) READ ACTV READ Row Column A Column B Dout Bank0 Active out A0 out B0 out B1 out B2 out B3 Column =A Column =B Column =A Column =B Dout Read Read Dout CAS latency = 3 Burst length = 4 Bank0 Same bank, different ROW address: When the ROW address changes on same bank, consecutive read commands cannot be executed; it is necessary to separate the two read commands with a precharge command and a bank-active command. Different bank: When the bank changes, the second read can be performed after an interval of no less than 1 cycle, provided that the other bank is in the bank-active state. Even when the first command is a burst read that is not yet finished, the data read by the second command will be valid. READ to READ Command Interval (different bank) CLK Command Address (A0-A10) BS(A11) ACTV ACTV READ READ Row 0 Row 1 Column A Column B Dout Bank0 Active Bank1 Bank0 Bank1 Active Read Read out A0 out B0 out B1 out B2 out B3 Bank0 Bank1 Dout Dout CAS latency = 3 Burst length = 4 24 HM5216808C Series, HM5216408C Series Write command to Write command interval Same bank, same ROW address: When another write command is executed at the same ROW address of the same bank as the preceding write command, the second write can be performed after an interval of no less than 1 cycle. In the case of burst writes, the second write command has priority. WRITE to WRITE Command Interval (same ROW address in same bank) CLK Command Address (A0-A10) BS(A11) ACTV WRIT WRIT Row Column A Column B Din Bank0 Active in A0 in B0 in B1 in B2 in B3 Column =A Column =B Write Write Burst write mode Burst length = 4 Bank0 Same bank, different ROW address: When the ROW address changes, consecutive write commands cannot be executed; it is necessary to separate the two write commands with a precharge command and a bank-active command. Different bank: When the bank changes, the second write can be performed after an interval of no less than 1 cycle, provided that the other bank is in the bank-active state. In the case of burst write, the second write command has priority. WRITE to WRITE Command Interval (different bank) CLK Command Address (A0-A10) BS(A11) ACTV ACTV WRIT WRIT Row 0 Row 1 Column A Column B Din Bank0 Active in A0 in B0 in B1 in B2 in B3 Bank1 Bank0 Bank1 Active Write Write Burst write mode Burst length = 4 25 HM5216808C Series, HM5216408C Series Read command to Write command interval Same bank, same ROW address: When the write command is executed at the same ROW address of the same bank as the preceding read command, the write command can be performed after an interval of no less than 1 cycle. However, DQM must be set High so that the output buffer becomes High-Z before data input. READ to WRITE Command Interval-1 CLK Command CL=2 DQM READ WRIT CL=3 Din in B0 High-Z in B1 in B2 in B3 Dout Burst Length = 4 Burst write READ to WRITE Command Interval-2 CLK Command READ WRIT DQM CL=2 2 clock High-Z High-Z Dout CL=3 Din Same bank, different ROW address: When the ROW address changes, consecutive write commands cannot be executed; it is necessary to separate the two commands with a precharge command or a bankactive command. Different bank: When the bank changes, the write command can be performed after an interval of no less than 1 cycle, provided that the other bank is in the bank-active state. However, DQM must be set High so that the output buffer becomes High-Z before data input. 26 HM5216808C Series, HM5216408C Series Write command to Read command interval Same bank, same ROW address: When the read command is executed at the same ROW address of the same bank as the preceding write command, the read command can be performed after an interval of no less than 1 cycle. However, in the case of a burst write, data will continue to be written until one cycle before the read command is executed. WRITE to READ Command Interval-1 CLK Command WRIT READ DQM Din Dout in A0 out B0 Column = A Write CAS Latency Column = B Dout out B1 out B2 out B3 Burst Write Mode CAS Latency = 2 Burst Length = 4 Bank 0 Column = B Read WRITE to READ Command Interval-2 CLK Command WRIT READ DQM Din Dout in A0 in A1 out B0 out B1 out B2 out B3 Burst Write Mode CAS Latency = 2 Burst Length = 4 Bank 0 Column = A Write CAS Latency Column = B Read Column = B Dout Same bank, different ROW address: When the ROW address changes, consecutive read commands cannot be executed; it is necessary to separate the two commands with a precharge command and a bankactive command. Different bank: When the bank changes, the read command can be performed after an interval of no less than 1 cycle, provided that the other bank is in the bank-active state. However, in the case of a burst write, data will continue to be written until one cycle before the read command is executed (as in the case of the same bank and the same address). Read command to Precharge command interval (same bank): When the precharge command is executed for the same bank as the read command that preceded it, the minimum interval between the two commands is one cycle. However, since the output buffer then becomes High-Z 27 HM5216808C Series, HM5216408C Series after the cycles defined by lHZP, there is a possibility that burst read data output will be interrupted, if the precharge command is input during burst read. To read all data by burst read, the cycles defined by lEP must be assured as an interval from the final data output to precharge command execution. READ to PRECHARGE Command Interval (same bank): To output all data CAS Latency = 2, Burst Length = 4 CLK Command READ PRE/PALL Dout CL=2 out A0 out A1 out A2 out A3 l EP = -1 cycle CAS Latency = 3, Burst Length = 4 CLK Command READ PRE/PALL Dout CL=3 out A0 out A1 out A2 out A3 l EP = -2 cycle READ to PRECHARGE Command Interval (same bank): To stop output data CAS Latency = 2, Burst Length = 2, 4, 8 CLK Command READ PRE/PALL Dout High-Z out A0 l HZP =2 28 HM5216808C Series, HM5216408C Series CAS Latency = 3, Burst Length = 2, 4, 8 CLK Command READ PRE/PALL Dout High-Z out A0 l HZP =3 29 HM5216808C Series, HM5216408C Series Write command to Precharge command interval (same bank): When the precharge command is executed for the same bank as the write command that preceded it, the minimum interval between the two commands is 1 cycle. However, if the burst write operation is unfinished, the input data must be masked by means of DQM for assurance of the cycle defined by tRWL. WRITE to PRECHARGE Command Interval (same bank) Burst Length = 4 (To stop write operation) CLK Command WRIT PRE/PALL DQM Din t RWL CLK Command WRIT PRE/PALL DQM Din in A0 in A1 t RWL Burst Length = 4 (To write all data) CLK Command WRIT PRE/PALL DQM Din in A0 in A1 in A2 in A3 t RWL Bank active command interval Same bank: The interval between the two bank-active commands must be no less than tRC. In the case of different bank-active commands: The interval between the two bank-active commands must be no less than tRRD. 30 HM5216808C Series, HM5216408C Series Bank active to bank active for same bank CLK Command Address (A0-A10) BS (A11) ACTV ACTV ROW ROW t RC Bank 0 Active Bank 0 Active Bank active to bank active for different bank CLK ACTV ACTV Command Address (A0-A10) ROW:0 ROW:1 BS (A11) t RRD Bank 0 Active Bank 1 Active 31 HM5216808C Series, HM5216408C Series Mode register set to Bank-active command interval: The interval between setting the mode register and executing a bank-active command must be no less than tRSA . CLK Command MRS ACTV Address (A0-A11) CODE BS & ROW t RSA Mode Register Set Bank Active DQM Control The DQM mask the lower and upper bytes of the I/O data, respectively. The timing of DQM is different during reading and writing. Reading: When data is read, the output buffer can be controlled by DQM. By setting DQM to Low, the output buffer becomes Low-Z, enabling data output. By setting DQM to High, the output buffer becomes High-Z, and the corresponding data is not output. However, internal reading operations continue. The latency of DQM during reading is 2. CLK DQM I/O(output) High-Z out 0 out 1 out 3 lDOD = 2 Latency 32 HM5216808C Series, HM5216408C Series Writing: Input data can be masked by DQM. By setting DQM to Low, data can be written. In addition, when DQM is set to High, the corresponding data is not written, and the previous data is held. The latency of DQM during writing is 0. CLK I/O(input) Refresh Auto-refresh: All the banks must be precharged before executing an auto-refresh command. Since the auto-refresh command updates the interval counter every time it is executed and determines the banks and the ROW addresses to be refreshed, external address specification is not required. The refresh cycle is 4,096 cycles/64 ms. (4,096 cycles are required to refresh all the ROW addresses.) The output buffer becomes High-Z after auto-refresh start. In addition, since a precharge has been completed by an internal operation after the auto-refresh, an additional precharge operation by the precharge command is not required. Self-refresh: After executing a self-refresh command, the self-refresh operation continues while CKE is held Low. During self-refresh operation, all ROW addresses are refreshed by the internal refresh timer. A self-refresh is terminated by a self-refresh exit command. After the self-refresh, since it is impossible to determine the address of the last ROW to be refreshed, an auto-refresh should immediately be performed for all addresses (4,096 cycles). Others Power-down mode: The synchronous DRAM enters power-down mode when CKE goes Low in the IDLE state. In power down mode, power consumption is suppressed by deactivating the input initial circuit. Power down mode continues while CKE is held Low. In addition, by setting CKE to High, the synchronous DRAM exits from the power down mode, and command input is enabled from the next cycle. In this mode, internal refresh is not performed. Clock suspend mode: By driving CKE to Low during a bank-active or read/write operation, the synchronous DRAM enters clock suspend mode. During clock suspend mode, external input signals are ignored and the internal state is maintained. When CKE is driven High, the synchronous DRAM terminates clock suspend mode, and command input is enabled from the next cycle. For details, refer to the "CKE Truth Table". , DQM in 0 in 1 in 3 l DID = 0 Latency 33 HM5216808C Series, HM5216408C Series Power-up sequence: During power-up sequence, the DQM and the CKE must be set to High. When 200 s has past after power on, all banks must be precharged using the precharge command. After tRP delay, set 8 or more auto refresh commands. And set the mode register set command to initialize the mode register. Absolute Maximum Ratings Parameter Voltage on any pin relative to V SS Supply voltage relative to VSS Short circuit output current Power dissipation Operating temperature Storage temperature Note: 1. Respect to V SS Symbol VT VCC Iout PT Topr Tstg Value -1.0 to +4.6 -1.0 to +4.6 50 1.0 0 to +70 -55 to +125 Unit V V mA W C C Note 1 1 Recommended DC Operating Conditions (Ta = 0 to +70C) Parameter Supply voltage Symbol VCC, VCCQ VSS , VSS Q Input reference voltage Termination voltage DC input high voltage DC input low voltage VREF VTT VIH (dc) VIL (dc) Min 3.0 0 1.3 Typ 3.3 0 1.5 Max 3.6 0 1.7 Unit V V V Notes 1 VREF - 0.05 VREF VREF + 0.2 -0.3 -- -- VREF + 0.05 V 4.6 VREF - 0.2 V V 1, 2 1, 3 Notes: 1. All voltage referred to VSS 2. VIH (max) = 5.5 V for pulse width 5 ns 3. VIL (min) = -1.5 V for pulse width 5 ns 34 HM5216808C Series, HM5216408C Series DC Characteristics (Ta = 0 to 70C, VCC, VCCQ = 3.3 V 0.3 V, VSS, VSSQ = 0 V) HM5216808C/HM5216408C -80 Parameter Operating current Standby current (Bank Disable) Symbol Min I CC1 I CC2 -- -- -- Max 150 8 4 -10 Min -- -- -- Max 130 8 4 -12 Min -- -- -- Max 115 8 4 Unit Test conditions Notes mA mA mA t RC = min CKE = VIL, t CK = min CKE = VIL CLK = VIL or V IH Fixed CKE = VIH, NOP command t CK = min CKE = VIL, t CK = min, I/O = High-Z CKE = VIH, NOP command t CK = min, I/O = High-Z t CK = min BL = 4 1, 2, 4 5 6 -- 75 -- 70 -- 65 mA 3 Active standby current (Bank active) I CC3 -- 10 -- 10 -- 10 mA 1, 2 -- 80 -- 75 -- 70 mA 1, 2, 3 Burst operating current (CAS latency=2) (CAS latency=3) Refresh current I CC4 -- 140 -- 130 -- 115 mA 1, 2, 4 I CC4 I CC5 -- -- -- -10 -10 190 120 4 10 10 -- -- -- -10 -10 180 115 4 10 10 -- -- -- -10 -10 155 100 4 10 10 mA mA mA A A V t RC = min VIH V CC - 0.2 VIL 0.2 V 0 Vin V CC 0 Vout V CC I/O = disable I OH = -16 mA I OL = 16 mA 7 Self refresh current I CC6 Input leakage current Output leakage current I LI I LO Output high voltage VOH Output low voltage VOL VTT + 0. 8 -- -- VTT + 0. 8 -- VTT + 0. 8 -- VTT - 0. 8 -- VTT - 0. 8 -- VTT - 0. 8 V Notes: 1. I CC depends on output load condition when the device is selected. ICC (max) is specified at the output open condition. 2. One bank operation. 3. Input signal transition is once per two CLK cycles. 4. Input signal transition is once per one CLK cycle. 5. After power down mode set, CLK operating current. 6. After power down mode set, no CLK operating current. 7. After self refresh mode set, self refresh current. 35 HM5216808C Series, HM5216408C Series Capacitance (Ta = 25C, VCC, VCCQ = 3.3 V 0.3 V) Parameter Input capacitance (Address) Input capacitance (Signals) Output capacitance (I/O) Symbol CI1 CI2 CO Min 2 2 4 Typ -- -- -- Max 4 4 6 Unit pF pF pF Notes 1, 3 1, 3 1, 2, 3 Notes: 1. Capacitance measured with Boonton Meter or effective capacitance measuring method. 2. DQM = VIH to disable Dout. 3. This parameter is sampled and not 100% tested. AC Characteristics (Ta = 0 to 70C, VCC, VCCQ = 3.3 V 0.3 V, VSS, VSSQ = 0 V) HM5216808C/HM5216408C -80 Parameter System clock cycle time (CAS latency = 2) (CAS latency = 3) CLK high pulse width CLK low pulse width Access time from CLK (CAS latency = 2) (CAS latency = 3) Data-out hold time CLK to Data-out low impedance CLK to Data-out high impedance Data-in setup time Data in hold time Address setup time Address hold time CKE setup time CKE setup time for power down exit CKE hold time Symbol t CK t CK t CKH t CKL t AC t AC t OH t LZ t HZ t DS t DH t AS t AH t CES t CESP t CEH Min 12 8 2.5 2.5 -- -- 2 2 -- 2 1 2 1 2 2 1 2 1 Max -- -- -- -- 10 6 -- -- 6 -- -- -- -- -- -- -- -- -- -10 Min 15 10 3 3 -- -- 2 2 -- 2 1 2 1 2 2 1 2 1 -12 Max Min -- -- -- -- 9 7 -- -- 7 -- -- -- -- -- -- -- -- -- 18 12 4 4 -- -- 2 2 -- 3 1 3 1 3 3 1 3 1 Max -- -- -- -- 10 9 -- -- 9 -- -- -- -- -- -- -- -- -- ns ns ns ns ns ns ns ns ns ns ns ns 1, 2 1, 2, 3 1, 4 1 1 1 1 1, 5 1 1 1 1 ns ns ns 1 1 1, 2 Unit ns Notes 1 Command (CS, RAS, CAS, WE, DQM) t CS setup time Command (CS, RAS, CAS, WE, DQM) t CH hold time 36 HM5216808C Series, HM5216408C Series AC Characteristics (Ta = 0 to 70C, VCC, VCCQ = 3.3 V 0.3 V, VSS, VSSQ = 0 V) (cont) HM5216808C/HM5216408C -80 Parameter Ref/Active to Ref/Active command period Active to Precharge command period Active to precharge on full page mode Active command to column command (same bank) Precharge to active command period The last data-in to Precharge lead time Active (a) to Active (b) command period Transition time (rise to fall) Refresh period Symbol Min Max t RC t RAS t RASC t RCD t RP t RWL t RRD tT t REF 80 56 -- 24 24 12 16 1 -- -- -10 Min Max 90 -- -12 Min Max 100 -- Unit Notes ns 1 1 1 1 1 1 1 120000 60 120000 -- -- -- -- -- 5 64 30 30 15 20 1 -- 120000 70 120000 -- -- -- -- -- 5 64 30 30 15 20 1 -- 120000 ns 120000 ns -- -- -- -- 5 64 ns ns ns ns ns ms Notes: 1. AC measurement assumes t T = [VIH (ac) - VIL (ac)]/SLEW ns. Reference level for timing of input signals is V REF. 2. Access time is measured at V TT. Load condition is CL = 30 pF with terminated output load. 3. t LZ (max) defines the time at which the outputs achieves the low impedance state. 4. t HZ (max) defines the time at which the outputs achieves the high impedance state. 5. t CES defines CKE setup time to CKE rising edge except power down exit command. 37 HM5216808C Series, HM5216408C Series Test Conditions Parameter Input reference voltage Termination voltage AC input high voltage AC input low voltage Input signal siew rate CLK Input I/O 38 " Symbol VREF VTT VIH (ac) VIL (ac) SLEW tCK tCKH tCKL tSetup tHold tAC tOH VTT VTT RT = 50 I/O Z = 25 RS = 25 1.4 V Value VCCQ x 0.45 VREF VREF + 0.4 VREF - 0.4 1.0 Unit V V V V V/ns VIH(ac) VIL(ac) tT VREF VREF VTT RT = 50 CL = 30 pF HM5216808C Series, HM5216408C Series Relationship Between Frequency and Minimum Latency HM5216808C/HM5216408C Parameter Frequency (MHz) tCK (ns) Active command to column command (same bank) Active command to active command (same bank) Active command to precharge command (same bank) Precharge command to active command (same bank) Last data input to precharge command (same bank) Active command to active command (different bank) Self refresh exit time Last data in to active command (Auto precharge, same bank) Self refresh exit to command input Precharge command to high impedance (CAS latency = 2) (CAS latency = 3) Last data out to active command (auto precharge) (same bank) Last data out to precharge (early precharge) (CAS latency = 2) (CAS latency = 3) Column command to column command Write command to data in latency DQM to data in DQM to data out CKE to CLK disable Register set to active command CS to command disable Power down exit to command input -80 125 83 Symbol 8 t RCD t RC t RAS t RP t RWL t RRD I SREX lAPW lSEC lHZP lHZP lAPR 3 10 7 3 2 2 2 5 9 -- 3 1 12 2 7 5 2 1 2 2 3 6 2 3 1 -10 100 66 10 3 9 6 3 2 2 2 5 9 -- 3 1 15 2 6 4 2 1 2 2 3 6 2 3 1 -12 83 12 3 9 6 3 2 2 2 5 9 -- 3 1 55 18 2 6 4 2 1 2 2 3 6 2 3 1 Notes 1 = [tRAS + tRP] 1 1 1 1 1 2 = [tRWL + tRP] = [tRC] lEP lEP lCCD lWCD lDID lDOD lCLE I RSA lCDD lPEC -- -2 1 0 0 2 1 1 0 1 -1 -2 1 0 0 2 1 1 0 1 -- -2 1 0 0 2 1 1 0 1 -1 -2 1 0 0 2 1 1 0 1 -- -2 1 0 0 2 1 1 0 1 -1 -2 1 0 0 2 1 1 0 1 Notes: 1. t RCD to tRRD are recommended value. 2. When self refresh exit is executed, CKE should be kept H" longer than l SREX from exit cycle. 39 HM5216808C Series, HM5216408C Series Timing Waveforms Read Cycle t CK t CKH t CKL , , , , , , CLK t RC VIH CKE t RCD t RAS t RP , , , , , , , , , CS t CS t CH t CS t CH t CS t CH t CS t CH t CS t CH t CS t CH t CS t CH t CS t CH RAS t CS t CH t CS t CH t CS t CH t CS t CH CAS t CS t CH t CS t CH t CS t CH t CS t CH WE t AS t AH t AS t AH t AS t AH t AS t AH t AS t AH t AS t AH A11 t AS t AH t AS t AH t AS t AH A10 t AS t AH t AS t AH Address t CS t CH DQM I/O(input) t AC t AC t AC t HZ I/O(output) t AC Bank 0 Active Bank 0 Read t LZ t OH t OH t OH t OH Bank 0 Precharge Burst length = 4 Bank0 Access = VIH or VIL 40 HM5216808C Series, HM5216408C Series Write Cycle , , , , t CK t CKH t CKL CLK t RC VIH CKE t RCD t RAS t RP , , , CS t CS t CH t CS t CH t CS t CH t CS t CH t CS t CH t CS t CH t CS t CH t CS t CH RAS t CS t CH t CS t CH t CS t CH t CS t CH CAS t CS t CH t CS t CH t CS t CH t CS t CH WE t AS t AH t AS t AH t AS t AH t AS t AH t AS t AH t AS t AH A11 t AS t AH t AS t AH t AS t AH A10 t AS t AH t AS t AH Address t CS t CH DQM t DS t DH tDS t DH t DS t DH t DS t DH I/O(input) t RWL I/O(output) Bank 0 Active Bank 0 Write Bank 0 Precharge Burst length = 4 Bank0 Access = VIH or VIL 41 0 * ", + $ " ! , 0 , & . ' HM5216808C Series, HM5216408C Series Mode Register Set Cycle 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 , , , ,, ,, ,,, , , , , , CLK CKE CS VIH RAS CAS WE A11(BS) Address DQM valid code R: b C: b C: b' I/O(output) I/O(input) b b+3 b' b'+1 b'+2 b'+3 High-Z t RP t RSA t RCD Output mask Precharge If needed Mode Bank 1 register Active Set Bank 1 Read t RCD = 3 CAS Latency = 3 Burst Length = 4 = VIH or VIL 42 "! ! , , " HM5216808C Series, HM5216408C Series Read Cycle/Write Cycle 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 CLK CS CKE VIH , , , ,, , , , , RAS CAS WE A11(BS) Address R:a C:a R:b C:b C:b' C:b" DQM I/O (output) I/O (input) CKE CS a a+1 a+2 a+3 b b+1 b+2 b+3 b' Bank 1 Read Read cycle RAS-CAS delay = 3 CAS Latency = 3 Burst Length = 4 = VIH or VIL b'+1 b" b"+1 b"+2 b"+3 High-Z Bank 0 Active Bank 0 Read Bank 1 Active Bank 1 Bank 0 Read Precharge Bank 1 Read Bank 1 Precharge VIH RAS CAS Write cycle RAS-CAS delay = 3 CAS Latency = 3 Burst Length = 4 = VIH or VIL WE A11(BS) Address DQM R:a C:a R:b C:b C:b' C:b" I/O (output) I/O (input) High-Z a a+1 a+2 a+3 Bank 1 Active b b+1 b+2 b+3 b' Bank 0 Precharge b'+1 b" b"+1 b"+2 b"+3 Bank 0 Active Bank 0 Write Bank 1 Write Bank 1 Write Bank 1 Write Bank 1 Precharge 43 , 0$ 0+ * ., & 0 0 . . ! * $ + , & , & HM5216808C Series, HM5216408C Series Read/Single Write Cycle 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 CLK CS CKE VIH RAS CAS WE A11(BS) Address DQM I/O (input) I/O (output) CKE CS R:a C:a R:b C:a' C:a a a a+1 a+2 a+3 a a+1 a+2 a+3 Bank 0 Precharge Bank 0 Active Bank 0 Read Bank 1 Active Bank 0 Bank 0 Write Read Bank 1 Precharge VIH RAS CAS WE A11(BS) Address DQM I/O (input) I/O (output) R:a C:a R:b C:a C:b C:c b c a a a+1 a+3 Bank 0 Active Bank 0 Read Bank 1 Active Bank 0 Write Bank 0 Bank 0 Write Write Bank 0 Precharge Read/Single write RAS-CAS delay = 3 CAS Latency = 3 Burst Length = 4 = VIH or VIL 44 0*, + "$ 0- , ". , + * . ' & ! $ HM5216808C Series, HM5216408C Series Read/Burst Write Cycle 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 CLK CS CKE RAS CAS WE A11(BS) DQM I/O (input) I/O (output) CKE CS Address R:a C:a R:b C:a' a a+1 a+2 a+3 a a+1 a+2 a+3 Clock suspend Bank 0 Active Bank 0 Read Bank 1 Active Bank 0 Write Bank 0 Precharge Bank 1 Precharge ,, , VIH RAS CAS WE A11(BS) Address DQM R:a C:a R:b C:a I/O (input) I/O (output) a a+1 a+2 a+3 a a+1 a+3 Bank 0 Active Bank 0 Read Bank 1 Active Bank 0 Write Bank 0 Precharge Read/Burst write RAS-CAS delay = 3 CAS Latency = 3 Burst Length = 4 = VIH or VIL 45 , " !! , , " ! HM5216808C Series, HM5216408C Series Auto Refresh Cycle 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 , , , ,, , , , ,, , ,, ,, ,, , , , CLK CKE CS VIH RAS CAS WE A11(BS) Address DQM A10=1 R:a C:a I/O(input) I/O(output) High-Z a a+1 t RP t RC tRC Precharge If needed Auto Refresh Auto Refresh Active Bank 0 Read Bank 0 Refresh cycle and Read cycle RAS-CAS delay = 2 CAS Latency = 2 Burst Length = 4 = VIH or VIL Self Refresh Cycle CLK ISREX CKE CS CKE Low CKE High RAS CAS WE A11(BS) Address DQMU /DQML I/O(imput) I/O(output) A10=1 High-Z tRP Precharge command If needed Self refresh entry command Self refresh exit ignore command or No operation Next Self refresh entry clock command enable tRC Next Auto clock refresh enable Self refresh cycle RAS-CAS delay = 3 CAS Latency = 3 Burst Length = 4 =VIH or VIL 46 " , , ! " , " ! HM5216808C Series, HM5216408C Series Clock Suspend Mode t CES t CEH t CES ,, , ,, , , , , , , , ,,,,, 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 CLK CS CKE RAS CAS Read cycle RAS-CAS delay = 2 CAS Latency = 2 Burst Length = 4 = VIH or VIL WE A11(BS) Address R:a C:a R:b C:b DQM I/O (output) I/O (input) CKE CS a a+1 a+2 a+3 b b+1 b+2 b+3 High-Z Bank0 Active clock Active suspend start Active clock Bank0 suspend end Read Bank1 Active Read suspend start Read suspend end Bank1 Read Bank0 Precharge Earliest Bank1 Precharge RAS CAS Write cycle RAS-CAS delay = 2 CAS Latency = 2 Burst Length = 4 = VIH or VIL WE A11(BS) Address DQM R:a C:a R:b C:b I/O (output) I/O (input) High-Z a a+1 a+2 a+3 b b+1 b+2 b+3 Bank0 Active Active clock suspend start Active clock Bank0 Bank1 supend end Write Active Write suspend start Write suspend end Bank1 Bank0 Write Precharge Earliest Bank1 Precharge 47 5* 6,: .9 ' 2, ?8 =1 7 ! " 0 !; : 3+ 2 HM5216808C Series, HM5216408C Series Power Down Mode CLK CKE CS CKE Low ,, , , ,, , ,, , , , CKE CS VIH , , , , , , ,, ,, , , ,, , , RAS CAS WE A11(BS) Address DQM A10=1 R: a I/O(input) I/O(output) High-Z tRP Precharge command If needed Power down entry Power down mode exit Active Bank 0 Power down cycle RAS-CAS delay = 3 CAS Latency = 3 Burst Length = 4 = VIH or VIL Power Up Sequence 0 1 2 3 4 5 6 7 8 9 10 48 49 50 51 52 53 54 55 CLK RAS CAS WE Address DQM valid code Valid VIH I/O High-Z t RP t RC tRC t RSA All banks Precharge Auto Refresh Auto Refresh Mode register Set Bank active If needed 48 HM5216808C Series, HM5216408C Series Package Dimensions HM5216808CTT/HM5216408CTT Series (TTP-44DE) 18.41 18.81 Max 44 23 Unit: mm 1 0.27 0.07 0.80 0.13 M 22 10.16 1.005 Max 11.76 0.20 0 - 5 0.13 0.05 +0.075 -0.025 1.20 Max 0.10 0.145 0.50 0.10 0.68 0.80 49 HM5216808C Series, HM5216408C Series When using this document, keep the following in mind: 1. This document may, wholly or partially, be subject to change without notice. 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission. 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document. 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein. 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd. 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS. Hitachi, Ltd. Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 For further information write to: Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 USA Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Electronic Components Group Continental Europe Dornacher Strae 3 D-85622 Feldkirchen Munchen Tel: 089-9 91 80-0 Fax: 089-9 29 30 00 Hitachi Europe Ltd. Electronic Components Div. Northern Europe Headquarters Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA United Kingdom Tel: 0628-585000 Fax: 0628-778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 0104 Tel: 535-2100 Fax: 535-1533 Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong Tel: 27359218 Fax: 27306071 50 HM5216808C Series, HM5216408C Series Revision Record Rev. 0.0 Date Jul. 10, 1996 Contents of Modification Initial issue Drawn by Approved by 51 |
Price & Availability of HM5216808CSERIES |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |